e-ce
Department of Electrical and Computer Engineering,University of Thessaly, Greece
uth

Τhe Impact of CPU Voltage Margins on Power-Constrained Execution

January 5, 2021
Written by Alexandros Patras 
Τhe Impact of CPU Voltage Margins on Power-Constrained Execution

January 5, 2021

The manuscript by Panos Koutsovasilis and members of the CSL team and the University of Athens, titled “The Impact of CPU Voltage Margins on Power-Constrained Execution” was accepted for publication at the IEEE Transactions on Sustainable Computing (IEEE TSUSC). Online publication was in December 2020.

This work investigates the impact of reducing voltage margins beyond the nominal level on the efficiency of CPU power capping mechanisms, for three commercial systems, two Applied Micro ARMv8 micro-servers (X-Gene2 and X-Gene3) and an Intel x86-64 (Xeon E3).

Share on
Alexandros Patras
Consequat mauris nunc congue nisi vitae suscipit tellus. Quis eleifend quam adipiscing vitae proin sagittis nisl rhoncus. Mauris ultrices eros in cursus turpis massa tincidunt. Integer quis auctor elit sed vulputate mi sit amet omnes commodos.
Lorem ipsum dolor sit amet, consectetur adipiscing elit, sed do eiusmod tempor incididunt ut labore et dolore magna aliqua.
CSL ©
2021
envelopemap-markerarrow-up